The interrupt controller hardware needs to recognize the source of the interrupt and which partition should receive that interrupt. 中断控制器硬件需要确定中断源,以及应该接收该中断的分区。
The interrupt controller hardware sends interrupts to any CPU. 中断控制器硬件可以将中断发送到任何CPU。
Crash is caused by an interrupt from a external device, such as an I/ O bus controller. 引起崩溃的原因是外部设备出现中断,比如I/O总线控制器。
Supplemental facilities include debug unit for real-time debugging, high resolution tick timer, programmable interrupt controller and power management support. 辅助功能包括用于实时调试的调试单元,高分辨率嘀哒计数器,可编程中断控制器和电源管理。
As mentioned before, the mapping between IRQs and vectors can be modified by issuing suitable I/ O instructions to the Interrupt Controller ports. IRQ与向量之间的映射可以通过发出合适的I/O指令给中断控制器端口来修改。
Research on Advanced Programmable Interrupt Controller Systems 高级可编程中断控制器系统的研究
Simulation of Programmable Interrupt Controller 可编程中断控制器的仿真
The research and design of interrupt controller in DSP DSP中断控制器的实现
This paper analyzes the whole functions and separate modules of memory controller and interrupt controller and introduces the normal IP design flow. 本文详细分析了内存控制器和中断控制器的总体功能以及内部各个模块的划分,介绍了一般IP设计流程。
The thesis takes the sanyo ECJ-218M electronic rice cooker as application object, implements the serial communication interface connected to the control center by using the I/ O ports and timer interrupt of the MCU of the cooker controller. 论文以三洋ECJ&218M型电饭煲为应用对象,通过电饭煲控制器中单片机的I/O口以及定时器中断实现了串行通信功能,与住宅控制中心相连。
Interrupt controller is its sub-module, which performance directly affect the effectiveness of program and the whole performance of DSP. This paper takes 32 bits generic DSP as an example, explain the hardware optimization and realization of interrupt controller. 而中断控制器作为此模块中的子模块,其性能的优劣直接影响到程序的效率和DSP的整体性能,本文以32位通用DSP为例,详细阐述中断控制器的硬件优化与实现。
Software Program Design Based on ARM7 Vectored Interrupt Controller 基于ARM7中断向量控制器的软件编程设计
Research on a kind of interrupt controller IP core applying in embedded system 一种应用于嵌入式系统中断控制IP核的研究
Research on a Kind of Real-time Interrupt Controller 一种应用于嵌入式实时系统的中断控制器研究
In this paper, the architecture of the Advanced Programmable Interrupt Controller ( APIC) System is introduced, and the Local APIC module, I/ O APIC module and APIC BUS are discussed in detail. 本文介绍了高级可编程中断控制器(APIC)系统的构成,并对其中的LocalAPIC模块、I/OAPIC模块以及A-PIC总线作了详细的介绍。
IP Design of Interrupt Controller Based on CPLD 基于CPLD的中断控制器IP设计
Although different SoC platform will have different modules, there are some necessary modules, such as memory controller and interrupt controller. 不同的SoC平台中,可能包含的模块各不相同。但是内存控制器和中断控制器是必不可少的。
Due to relations between hardware and software, this paper also introduces much knowledge about hardware resources of PC compatible system, such as programmable interrupt controller, system timer, PCI bus and related interface chip. 由于软硬件的相关性,本文同时也对PC兼容体系的硬件资源有较多介绍,如可编程中断控制器、系统时钟、PCI总线及接口芯片,体现了嵌入式应用软硬件结合的突出特点。
Reduction of interrupt controller IP applying in 32 bits embedded system 应用于32位嵌入式系统的中断控制IP的裁减设计
Microcomputer Interrupt Controller Work Type Analyze 微机中断控制器工作方式简析
The key techniques are: the interrupt control in the initialization course of CAN controller software, the data transmission procedure control by hardware flow control. 关键技术包括:在CAN控制器软件初始化过程中对系统中断的控制;采用硬件流控制实现数据传输过程的控制。
The chip consists of four local processor subsystems and sharing module ( shared memory, interrupt controller, resource management) components. Each processor subsystem with the same structure, include the processor core and local memory. 本设计由四个局部处理器子系统和共享模块(共享存储器、通信控制器、资源管理器)组成,每个处理器子系统具有相同结构,包括处理器核与局部存储器。
The subprogram was composed of ADC interrupt subroutines, commutation interrupt routines and the design of PID controller. 子程序主要包括A/D采样中断子程序、换相中断子程序和PID控制器的设计。
Especially the development of the multi-core processors leads to the increasingly complex communication, and the interrupt controller plays an important role in communication of Microprocessor. 尤其是随着处理器向多核迈进,核与核之间的握手通信越来越复杂,中断控制器担当的任务也越来越重要。